

### Summary of video

- Data-dependence
- How to handle data dependencies?
  - Detect and Wait
  - Data forwarding through register
  - Detect and forward
- In order and out of order execution
- Instruction reordering and renaming
- Loop unrolling

#### CPI of a pipeline without stalls



CPI= No of clock cycles/instruction

Steady state CPI = (No of instructions + no of stalls) / No of instructions

#### How to handle data dependencies

- Anti and output dependences are easier to handle
- True (Flow or RAW)dependences are more difficult to handle as they constitute true dependence on a value
  - Detect and wait until value is available in register file
    - Stall the program. (HARDWARE)
    - Compiler can also plug in the NOP instructions in between. (SOFTWARE)
  - Detect and forward / bypass data to dependent instruction

#### Detect and wait

Time (clock cycles)



12

#### Hardware stall

| Instr. | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
|--------|---|---|---|---|---|---|---|---|---|
| I1     |   |   |   |   |   |   |   |   |   |
| 12     |   |   |   |   |   |   |   |   |   |

| Instr. | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
|--------|---|---|---|---|---|---|---|---|---|
| I1     |   |   |   |   |   |   |   |   |   |
|        |   |   |   |   |   |   |   |   |   |
|        |   |   |   |   |   |   |   |   |   |
|        |   |   |   |   |   |   |   |   |   |

### Data Forwarding - through register



Solution: write and read in the same cycle Most processors have this as it is easy to implement

#### Detect and Forward / bypass

- Data forwarding.
- From pipeline stage registers to function units
- Forward data only in the clock cycle when they are required



#### Detect and Forward / bypass

From pipeline stage registers to function units



### Data forwarding – example 2

## Without forwarding (writeback and decode can happen simultaneously)

11: ADD X1, X2, X3

12: LDUR X2, [X1, #0]

13: AND X6, X7, X1

| Clocks | 1  | 2  | 3  | 4 | 5  | 6  | 7  | 8  | 9  | 10 |
|--------|----|----|----|---|----|----|----|----|----|----|
| I1     | IF | ID | EX | M | WB |    |    |    |    |    |
| 12     |    | IF | S  | S | ID | EX | M  | WB |    |    |
| 13     |    |    |    |   | IF | ID | EX | M  | WB |    |

#### With forwarding

| Clock cycle | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
|-------------|---|---|---|---|---|---|---|
| <b>I</b> 1  |   |   |   |   |   |   |   |
| 12          |   |   |   |   |   |   |   |
| 13          |   |   |   |   |   |   |   |

Steady state CPI = (No of instructions + no of stalls) / No of instructions Steady state CPI (no forwarding) = Steady state CPI (forwarding) =

# Lab 2 (Quiz)

- 15 min open book quiz
- Fill in the blanks, T/F and MCQ
- Max 5 questions
- Rest details in the announcement.